| ²é¿´: 1403 | »Ø¸´: 16 | ||
| ¡¾½±Àø¡¿ ±¾Ìû±»ÆÀ¼Û5´Î£¬×÷ÕßÓ°×Ó´«ËµÔö¼Ó½ð±Ò 4 ¸ö | ||
| µ±Ç°Ö÷ÌâÒѾ´æµµ¡£ | ||
[×ÊÔ´]
¡¾×ªÌù¡¿Verilog HDL»Æ½ð½Ì³ÌÌײ͡¾ÒÑËÑÎÞÖØ¸´¡¿
|
||
|
±¾Ìײ͹²°üÀ¨Î岿·ÖÄÚÈÝ ½ÔÊDZ¾ÈË´Ó±¾¿ÆÊÕ²ØÖÁ½ñµÄµä²Ø×÷Æ· ǰÈý¸½¼þÌØ±ðÊʺÏÐÂÊÖÈëÃÅ ºóÁ½¸öÊʺϽϸ߲ã´ÎÈËԱʹÓà ¸½¼þ¼ûÏ Èç¹ûÄã¾õ×Å»¹ÐÐ,±ðÍüÁ˸ø¸öÆÀ¼Û 3Q Ò»:Verilog»ù´¡ÖªÊ¶ ¶þ:VerilogÓïÑÔµäÐÍÀýÎö Èý:ModelsimʹÓÃ½Ì³Ì ËÄ:HDL±àÂë·ç¸ñÓë±àÂëÖ¸ÄÏ Îå:TestBenchµÄÊéд [search]Verilog½Ì³Ì[/search] [ Last edited by sinapdb on 2007-12-4 at 19:42 ] |
» ²ÂÄãϲ»¶
323Çóµ÷¼Á
ÒѾÓÐ6È˻ظ´
Ò»Ö¾Ô¸±±¾©»¯¹¤´óѧ 070300 ѧ˶ 336·Ö Çóµ÷¼Á
ÒѾÓÐ4È˻ظ´
352Çóµ÷¼Á
ÒѾÓÐ3È˻ظ´
Ò»Ö¾Ô¸¶«»ª´óѧ»¯Ñ§070300£¬Çóµ÷¼Á
ÒѾÓÐ8È˻ظ´
277²ÄÁÏ¿ÆÑ§Ó빤³Ì080500Çóµ÷¼Á
ÒѾÓÐ7È˻ظ´
317Çóµ÷¼Á
ÒѾÓÐ18È˻ظ´
293Çóµ÷¼Á
ÒѾÓÐ5È˻ظ´
280·ÖÇóµ÷¼Á Ò»Ö¾Ô¸085802
ÒѾÓÐ7È˻ظ´
0854µç×ÓÐÅÏ¢Çóµ÷¼Á
ÒѾÓÐ3È˻ظ´
263Çóµ÷¼Á
ÒѾÓÐ4È˻ظ´
2Â¥2007-11-29 20:38:24
|
ÖØ°õ³ö»÷£¬Ôٴβ¹³ä Áù£ºVerilogHDL Design Guideline ÓÉÓÚÎļþ±È½Ï´ó£¬ÒÑÉÏ´«ÖÁºè²¨¼ÒÔ°£ºhttp://lonefish1999.home.imhb.cn/ Óû§Ãû£ºlonefish1999 ÃÜÂ룺654321 Æß£ºÈçºÎдºÃ״̬»ú ¼û¸½¼þ |
3Â¥2007-11-29 22:26:27
4Â¥2007-12-01 08:06:59
5Â¥2007-12-07 16:02:53
6Â¥2007-12-08 08:06:57
7Â¥2008-03-15 19:53:35
windyz
ÈÙÓþ°æÖ÷ (ÕýʽдÊÖ)
- Ó¦Öú: 0 (Ó×¶ùÔ°)
- ¹ó±ö: 0.852
- ½ð±Ò: 5070.4
- Ìû×Ó: 696
- ÔÚÏß: 74.4Сʱ
- ³æºÅ: 489599
8Â¥2008-03-18 01:49:01
9Â¥2008-03-18 07:22:55
10Â¥2008-03-31 13:25:57
11Â¥2008-04-02 07:01:18
12Â¥2008-04-08 05:46:50
¼òµ¥»Ø¸´
lily1920813Â¥
2011-08-18 09:00
»Ø¸´
ÎåÐÇºÃÆÀ ¶¥Ò»Ï£¬¸Ðл·ÖÏí£¡
lily1920814Â¥
2011-08-18 09:01
»Ø¸´
ÈýÐÇºÃÆÀ ¶¥Ò»Ï£¬¸Ðл·ÖÏí£¡













»Ø¸´´ËÂ¥

